〒- 神奈川県 川崎市 中原区 新丸子東, EdgeCortix

Introduction

Edgecortix Inc. is seeking a Hardware Design Engineer with proven RTL/logic and ASIC design expertise. If you have strong desire to build state-of-the-art digital chips and systems join us and let's reshape the future of AI.

Your Role and Responsibilities:

Ideal candidates will have expertise in several of the following areas:

  • Work on physical implementation of SoCs, chiplets and block hardening for Edgecortix AI acceleration products in house as well as provide guidance to external design partners.
  • Implement and improve in house physical implementation flows.
  • Commit library and cell studies, evaluate libraries from different vendors and determine beneficial implementation strategies.
  • Constantly look for ways to optimize PPA of the product at all different levels (logic and architecture, synthesis and P&R flows, floorplan, libraries, technology selection)
  • Run synthesis, P&R, CTS flows using industry standard tools from Synopsys and Cadence.
  • Perform power grid generation and IR-drop analysis.
  • Own power analysis activities to ensure design is within the budget, and keep track of design PPA for continuous improvement.
  • Work with the design team to create constraints and power intent.
  • Work in a tight loop with the architecture and RTL design team providing continuous feedback to architecture and logic implementation. Analyze limiting factors and driving improvements.
  • Participate in new architecture conceptualization, doing early stage analysis experiments and projections of various decision outcomes. Participate in power and area budgeting and scoping activities.
  • Perform STA to ensure design meets timing across multiple corners and scenarios.
  • Analyze timing failures and work with the design team to resolve the root cause of the issue.
  • Create floor plans and come up with best ways to partition architecture for hierarchical implementation.
  • Create ECO patches based on design team inputs.
  • Stay in touch with the industry trends and drive new tools, latest techniques and methodologies adoption internally.

Required Qualifications:

  • Bachelor in Electrical Engineering, Computer Engineering, Computer Science or similar.
  • 5+ years of hands-on experience with physical design of high-performance or power-efficient SoC designs. Prior experience in tape out of complex SoCs involving multiple IPs (PCIE,DDR, CPU`s etc.)
  • Good understanding of the end-to-end RTL to GDSII flow.
  • Strong understanding of physical design decisions on power efficiency and performance.
  • Hands on experience across synthesis, P&R, CTS and timing closure.
  • Hands-on experience of doing STA using industry standard tools such as Cadence Tempus.
  • Hands-on experience with advanced technology nodes such as 16/12 nm and below.

Preferred Qualifications:

  • Master in Electrical Engineering, Computer Engineering, Computer Science or similar.
  • 10+ years of hands-on experience with physical design of high-performance or power-efficient SoC designs. Chiplet implementation and sign-off experience is a plus.
  • Understanding and ability to optimize interrelations between physical design of the die and package design.
  • Hands on experience of doing and optimizing across P&R, floor plan, clock tree synthesis and power grid generation.
  • Hands on experience in IR-drop analysis , LVS , electrical verification such as electrical rule checks, shorts, ESD checks, etc.
  • Hands on experience with low-power, multi voltage, multi power domain designs, power gating, isolation, ability to define and maintain UPF based on design team requirements,
  • Good grasp of timing closure methodologies. Experience of closing complex multi-corner multi-scenario designs.
  • Deep understanding of physical factors contributing to design performance such as noise, crosstalk, and OCV effects etc.
  • Hands on experience in ECO implementation, creating and applying ECO patches based on RTL design team changes.
  • Outstanding analytical and communication skills, an ability to communicate with the RTL design team to achieve globally optimal design outcomes. Experience in providing actionable feedback for logic optimization.
  • Strong ability to drive issues to resolution across different counterparties such as RTL design team, package design team and tool and IP vendors.

What's in it for you?

Make a difference: you will have the opportunity to join a well-funded fabless AI semiconductor startup that is disrupting the AI software and hardware co-design space. Be an integral part of its growth and momentum.

Benefits and Perks

  • Highly competitive salary and stock options

  • Flex work time and ability to work fully remotely

  • Support for obtaining visa and relocation support (in case of non-remote)



  • 〒- 神奈川県 川崎市 中原区 新丸子東, EdgeCortix

    +We seek a Hardware Design Engineer with proven RTL/logic and ASIC design expertise to work on physical implementation of SoCs for AI acceleration products. · ...


  • Kodaira, Tokyo Renesas Electronics ¥9,000,000 - ¥12,000,000 per year

    ルネサス車載MCU製品はW/Wシェアでトップクラスを誇ります。タイムリーな製品開発とともに信頼性・コスト競争力が必要とされています。今後のシェア拡大に向け短TAT化・品質改善が必須であり、InitiativeかつInnovativeに製品開発できるエンジニア/リーダーを募集しています。 · ...


  • Kodaira, Japan Renesas Electronics ¥3,000,000 - ¥6,000,000 per year

    ルネサス車載Mcu製品はW/Wシェアでトップクラスを誇ります。今後のシェア拡大に向け短Tat化・品質改善が必須であり、InitiativeかつInnovativeに製品開発できるエンジニア/リーダーを募集しています。 · ...


  • Kodaira Renesas Electronics Full time¥8,000,000 - ¥12,000,000 per year

    ルネサス車載MCU製品はW/Wシェアでトップクラスを誇ります。タイムリーな製品開発とともに信頼性・コスト競争力が必要とされています。今後のシェア拡大に向け短TAT化・品質改善が必須であり、InitiativeかつInnovativeに製品開発できるエンジニア/リーダーを募集しています。 · ...


  • Tokyo Worksy

    日本国内の正社員(フルタイム)として急募している機械設計エンジニアを募集しています。 · 3D CAD(SolidWorks)を使用した機械設計 · 製品・部品設計図面作成 · 複数プロジェクトに関われる環境 · JuNi〜MiDDleクラス歓迎 · ...


  • Tokyo Worksy ¥3,000,000 - ¥5,000,000

    3D CAD(SolidWorks)を使用した機械設計 · 製品・部品設計、図面作成 · 複数プロジェクトに関われる環境 · ...


  • Tokyo BLOOMTECH, Inc

    フレックス×リモート勤務のデザインエンジニア/フロントエンドエンジニアを募集しています。AIを前提としたデザインとフロントエンドの再設計と運用を担います。 · AIPreviousdesign flow redesign(分解→再構築、役割定義、標準化)MCPCLI等によるワークフロー自動化と外部ツール連携の検証・導入Frontend development and design system construction of both specialized in the two ...


  • Tokyo PERSOL CAREER BRS (Bilingual Recruitment Solutions) ¥8,000,000 - ¥12,000,000 per year

    組み込みソフトウェア設計エンジニアの求人です。3年以上の組込みソフトウェア設計・開発経験がある方必見です。 · 工業用内視鏡(RVI)事業における画像システム製品および画像処理技術の開発 · 検査・計測ソリューション事業における画像システム基盤の開発 · 上記を実現するためのシステム設計ならびに組込ソフトウェア設計 · ...


  • Tokyo TIER IV

    ティアフォーでは自動運転の民主化というミッションの達成に向けて、自動運転のソフトウェアをオープンソース化し、開発を進めてきました。自動運転システムを自動車のみならず他業界のお客様に広げるため、お客様のご要望に合わせた自動運転システムを開発を行っています。これまで取り組みしたことをさらに加速させるため、顧客案件における要件定義やシステム評価業務に従事いただける方を募集します。 · ...


  • Tokyo TIER IV ¥5,000,000 - ¥9,500,000

    テクトレ 方吟 ) · Tりべ෶a去o################## · 靳&###& · ...


  • Kodaira, Tokyo Renesas Electronics ¥9,000,000 - ¥12,000,000 per year

    L ルネサスは、自動車、産業、インフラ、IoT分野の半導体製品およびソリューションを提供するグローバル企業です。今後も継続的成長の見込めるこれらの分野で、各商品に対応したパッケージ開発をする能力と経験を有し、将来的にチームのキーパーソンとして、次世代を担って頂けるエンジニアを募集します。 · ...


  • Kodaira, Japan Renesas Electronics

    ルネサスは、自動車、産業、インフラ、IoT分野の半導体製品およびソリューションを提供するグローバル企業です。今後も継続的成長の見込めるこれらの分野で、各商品に対応したパッケージ開発をする能力と経験を有し、将来的にチームのキーパーソンとして、次世代を担って頂けるエンジニアを募集します。 · ...


  • Tokyo Olympus Corporation ¥2,000,000 - ¥2,800,000 per year

    oarinpussuttekitenriyoosuru · 空 2 45 · ...


  • Shin-Yokohama, Shin-Yokohama Omnivision

    As Digital Design Engineer, · responsible for RTL design and verification using Verilog · and System Verilog. · ...


  • Shin-Yokohama, Shin-Yokohama Omnivision

    This position involves executing characterization measurements debug analysis for CMOS image sensors providing design characterization reports presentations technical information in timely manner communicating proactively with other disciplines taking on technical leadership for ...


  • Shin-Yokohama, Shin-Yokohama Omnivision ¥4,000,000 - ¥12,000,000 per year

    We are looking for a Pixel Design Engineer to join our team in Shin-Yokohama, JP. The successful candidate will have at least 10 years of experience in pixel optimization and device based technologies. · ...


  • Kohoku-ku, Kanagawa OMNIVISION

    As Digital Design Engineer responsible for RTL design and verification using Verilog and System Verilog define system architecture based on product features performance requirements gate count power estimation. · ...


  • Shin-Yokohama, Shin-Yokohama Omnivision

    This is a senior staff engineer position for a digital design engineer. · ...


  • Tokyo Olympus Corporation

    ( · 1950 · ///wwwwwwewewe///weeeeee · , ...


  • Kohoku-ku, Kanagawa OMNIVISION ¥900,000 - ¥1,200,000 per year

    The Pixel Design Engineer is responsible for designing and optimizing pixel performance in image sensors. · ...


  • Shin-Yokohama, Shin-Yokohama Omnivision

    · Analog Design Engineer will develop next generation CMOS Image Sensors working for future technologies not only analog circuits design but also circuits architecture new structure and new device. · Good communication and interpersonal skills · ...